1-36
MB86R02 ‘Jade-D’ Hardware Manual V1.64
DISP1
DOUTG1_7
H2
D
O
Digital RGB output1 G7
1) L 2) HiZ 3)
L
STDIO
DISP1
DOUTR1_7
J4
D
O
Digital RGB output1 R7
1) L 2) HiZ 3)
L
STDIO
DISP1
DOUTG1_6
H1
D
O
Digital RGB output1 G6
1) L 2) HiZ 3)
L
STDIO
DISP1
DOUTR1_6
J3
D
O
Digital RGB output1 R6
1) L 2) HiZ 3)
L
STDIO
DISP1
DOUTR1_5
J2
D
O
Digital RGB output1 R5
1) L 2) HiZ 3)
L
STDIO
DISP1
DOUTR1_4
J1
D
O
Digital RGB output1 R4
1) L 2) HiZ 3)
L
STDIO
ETM9
TRACECLK
D4
D
O
Trace clock, see jade1
L
STDIO
ETM9
TRACEDATA_0
A6
D
O
Trace data used by the trace tool such as RealView
supplied by ARM Limited.
1) H 2) L
STDIO
ETM9
TRACECTL
B6
D
O
Trace control, see jade1
H
STDIO
ETM9
TRACEDATA_1
A5
D
O
Trace data used by the trace tool such as RealView
supplied by ARM Limited.
1) H 2) L
STDIO
ETM9
TRACEDATA_2
B5
D
O
Trace data used by the trace tool such as RealView
supplied by ARM Limited.
1) H 2) L
STDIO
ETM9
TRACEDATA_3
C5
D
O
Trace data used by the trace tool such as RealView
supplied by ARM Limited.
1) L 2) L
STDIO
I2C0
I2C_SCL0
AD20
D
IO
I2C clock
HiZ
POD
I2C0
I2C_SDA0
AC20
D
IO
I2C Data
HiZ
POD
I2C1
I2C_SCL1
AF20
D
IO
I2C clock
HiZ
POD
I2C1
I2C_SDA1
AE20
D
IO
I2C Data
HiZ
POD
I2S
I2S_WS
AC7
D
IO
Word Select
HiZ
PD
I2S
I2S_SDO
AD7
D
O
Serial Data Output
HiZ
PD
I2S
I2S_SDI
AC8
D
I
Serial Data Input
-
STDIO
I2S
I2S_SCK
AD8
D
IO
I2S Clock Output
HiZ
PD
I2S
I2S_ECLK
AF8
D
I
I2S Clock Input (optional)
HiZ
PD
ICE
RTCK
B7
D
O
Return test clock
H
STDIO
ICE
XSRST
C7
D
IO
ICE System reset
H
PU, ST
INT
INT_A_0
AF22
D
I
Asynchronous external interrupt requests
-
PD *
INT
INT_A_1
AE21
D
I
Asynchronous external interrupt requests
-
PD *
INT
INT_A_2
AD21
D
I
Asynchronous external interrupt requests
-
PD *
INT
INT_A_3
AC21
D
I
Asynchronous external interrupt requests
-
PD *
JTAG
TCK
C4
D
I
JTAG Test Clock
-
PD, ST
JTAG
TDI
B3
D
I
Test Data in
-
PU
JTAG
XTRST
A4
D
I
Test reset
-
PU, ST
JTAG
TMS
B4
D
I
Test mode
-
PU
JTAG
TDO
A3
D
O
Test data out
HiZ
Tri
MEMC
MEM_ED_0
F25
D
IO
bidirectional data bus
HiZ
STDIO
MEMC
MEM_ED_1
F24
D
IO
bidirectional data bus
HiZ
STDIO
MEMC
MEM_ED_2
F23
D
IO
bidirectional data bus
HiZ
STDIO
MEMC
MEM_ED_3
E26
D
IO
bidirectional data bus
HiZ
STDIO
MEMC
MEM_ED_4
E25
D
IO
bidirectional data bus
HiZ
STDIO
MEMC
MEM_ED_5
E24
D
IO
bidirectional data bus
HiZ
STDIO
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...