18-78
MB86R02 ‘Jade-D’ Hardware Manual V1.64
L1EM (L1 layer Extended Mode)
Register
address
DisplayBaseA 0x120
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
−
−
−
4 3 2
1
0
Bit field name
L1EC Reserved
DM
L1PB
Reserved
R/W
RW
R0
RW
R0
Initial value
0
0
Bit 23 to 20
L1PB (L1 layer Palette Base)
Shows the value added to the index when subtracting palette of L1 layer. 16 times of
setting value is added.
Bit 25 to 24
L1DM (L1 layer Display Magnify Mode)
00
Normal Mode (no scaling or shrink scaling)
01
Reserved
10
Magnify Scaling
11
Reserved
Bit 31 and 30
L1EC (L1 layer Extended Color mode)
Sets extended color mode for L1 layer
00
Mode determined by L1C (8/16 ARGB)
01
Direct color (24 bits/pixel) mode ARGB
10
16bpp RGBA
11
24 bpp RGBA
L1DA (L1 layer Display Address)
Register
address
DisplayBaseA 0x34
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
Reserved
L1DA
R/W
R0
RW
Initial value
0
X
This register sets the display origin address of the L1 layer. For the direct color mode (16 bits/pixel),
the lower 1 bit is “0” and this register is treated as being aligned in 2 bytes. Wraparound processing
is not performed for the L1 layer, so the frame origin linear address and display position (X
coordinates and Y coordinates) are not specified.
L1WX (L1 layer Window position X)
Register
address
DisplayBaseA 0x124 (DisplayBaseA 0x18)
Bit number
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit field name
Reserved
L1WX
R/W
R0
RW
Initial value
0
X
This register sets the X coordinates of the display position of the L1 layer window. This register is
placed in two address spaces. The parenthesized address is the register address to maintain
compatibility with previous products. The same applies to L1WY, L1WW and L1WH.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...