26-5
MB86R02 ‘Jade-D’ Hardware Manual V1.64
26.9
Registers
This section describes the A/D converter registers.
26.9.1
Register list
This LSI has 2 ADC instances controlling 4 channels. The registers shown below in Table 15-1
control the ADC functionality of the device.
Table 26-1 Register Summary
Channel
Address
Register
Abbreviation Description
Base
Offset
ADC 0
FFF5_2000
H
+ 00
H
ADC 0 data register
ADC0DATA
A/D converted data is stored
+ 04
H
ADC0 mode register
ADC0MODE
Sampling mode is set
+ 08
H
ADC 0 power down
control register
ADC0XPD
Power down mode is set/released
+ 0C
H
(Reserved)
–
Reserved area, access prohibited
+ 10
H
ADC 0 clock selection
register
ADC0CKSEL Clock frequency is supplied to A/D
converter
+ 14
H
ADC 0 status register
ADC0STATUS A/D converted data is stored to data
register
ADC 1
FFF5_3000
H
+ 00
H
ADC 1 data register
ADC1DATA
A/D converted data is stored
+ 04
H
ADC1 mode register
ADC1MODE
Sampling mode is set
+ 08
H
Down of ADC 1 power
control register
ADC1XPD
Power down mode is set/released
+ 0C
H
(Reserved)
–
Reserved area, access prohibited
+ 10
H
ADC 1 clock selection
register
ADC1CKSEL Clock frequency is supplied to A/D
converter
+ 14
H
ADC 1 status register
ADC1STATUS A/D converted data is stored to data
register
Note:
Access all ADC channel areas using 32 bit (word) accesses.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...