18-251
MB86R02 ‘Jade-D’ Hardware Manual V1.64
IMASK (Interrupt MASK)
Register
address
HostBaseA 24
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
Reserved
Resv Reserved
IMASK
R/W
R0
R0W0
R0
RW
Initial value
0
0
0
0
*1 Reserved
This register masks interrupt requests. Even when the interrupt request is issued for the bit to
which “0” is written, interrupt signal is not asserted for CPU.
Bit 0
CERRM (Command Error Interrupt Mask)
Masks drawing command execution error interrupt
Bit 1
CENDM (Command Interrupt Mask)
Masks drawing command end interrupt
Bit 2
VSYNC0M (Vertical Sync. of display 0 Interrupt Mask)
Masks vertical synchronization interrupt
Bit 3
FSYNC0H (Frame Sync. of display 0 Interrupt Mask)
Masks frame synchronization interrupt
Bit 4
SYNCERR0M (Sync Error of display 0 Mask)
Masks external synchronization error interrupt
Bit 5
REGUD0M (Register update of display 0 Mask)
Masks register update interrupt
Bit 6
VSYNC1M (Vertical Sync. of display 1 Interrupt Mask)
Masks vertical synchronization interrupt
Bit 7
FSYNC1H (Frame Sync. of display 1 Interrupt Mask)
Masks frame synchronization interrupt
Bit 8
SYNCERR1M (Sync Error of display 1 Mask)
Masks external synchronization error interrupt
Bit 9
REGUD1M (Register update of display 1 Mask)
Masks register update interrupt
Bit 10
CAP0M (Capture 0 Mask)
Masks video capture 0 interrupt
Bit 11
CAP1M (Capture 1 Mask)
Masks video capture 1 interrupt
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...