16-1
MB86R02 ‘Jade-D’ Hardware Manual V1.64
16 Host Interface
This chapter describes the Host Interface of the MB86R02.
16.1.
Outline
The Host Interface module is an internal module connected to the AHB which is used for
communication to an external host CPU (which is connected via the SPI interface). The host
CPU can read and write to the internal module. From a host CPU point of view, this module
functions as a slave, whereas it functions as a master internally.
16.2.
Features
The Host Interface has the features described in the following sections.
16.2.1.
Features
Accesses by the host CPU to the internal module can made using varying address bytes lengths
within a range of 1 to 4 bytes. Additionally, the data byte length can be arbitrarily set within a
range of 1 to 16 bytes. This means that the received number of bytes can be optimized and that
forwarding can be done efficiently. These settings can be specified by the CMD byte, allowing a
highly flexible solution that abstracts the type of host CPU in use and the access objects.
Supports communication to a host CPU with an SPI interface
The length of the SPI interface packets is variable to permit the use of variable length
addresses and data accesses
Supports writes/reads to the internal module connected to the AHB (variable, from 1 to 16
bytes)
Conforms to Freescale Semiconductor's advocacy SPI (CPOL=0, CPHA=0)
Corresponds to the speed of general purpose CPUs (set the frequency of SPICLK to 1/2 or
less of the HCLK frequency)
Host CPU handshaking communication makes software flow control possible
16.2.2.
Limitations
The MB86R02 can only operate in slave mode whereas the host CPU is the bus master
The packet sizes must be in 8 bit units
No CRC error detection functionality.
No automatic procedure for resends in the case of errors (no ARQ functionality)
Supported burst transfer modes for the AHB are single, incr or incr4
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...