9-15
MB86R02 ‘Jade-D’ Hardware Manual V1.64
9.5.2 IRQ flag register (IRQF)
The IRQF register controls the IRQ interrupt flag.
The IRQF bit is set as a result of the IRQ interrupt source level decision when the interrupt levels are
higher than the levels set in the ILM register, and the IRQ interrupt is asserted to the ARM core.
When "0" is writed to the IRQF register, the IRQ interrupt to the ARM core is negated. When the
IRQF bit is set, the interrupt vector is displayed in the VCT register.
The address value of the VCT register is not changed until the IRQF bit is set.
Address
IRC0:
FFFF_FE00
H
or FFFE_8000
H
+ 00
H
IRC1:FFFB_0000
H
+ 00
H
IRC2:FFFB_1000
H
+ 00
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
IRQF
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
Bit field
Explanation
Number
Name
31-1
-
It is an unused bit.
The write access is ignored. The read value of these bits is undefined.
0
IRQF
It is IRQ interrupt flag.
The IRQF bit is set in "1" as a result of the IRQ interrupt level decision when it is higher than the
level to which the interrupt level is set in the ILM register (Interrupt level of ICR register >
Interrupt level of ILM register), and IRQX (interrupt request) is asserted to the ARM core.
0 IRQ is not asserted.
1 IRQ is asserted.
This bit is cleared by writing "0". It is invalid to write "1".
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...