29-13
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Bit 4-0: CS4-0 (Clock Period Select 4-0)
This bit is used to set the frequency of the serial transfer clock.
The upper limit of the bus clock frequency can be extended using the I2CxECSR register. Refer to
"29.7.8 Expansion CS register (I2CxECSR)" for details.
If the I2CxECSR register is not used (the I2CxECSR register is used in its initial state), the
frequency (fscl) of the serial transfer clock is calculated using the expression shown below.
Standard mode
clock
APB
m
fscl
_
2
)
2
(
:
φ
φ
+
×
=
High-speed mode
t
poin
decimal
after
off
Round
clock
APB
m
fscl
:
)
int(
_
2
)
5
.
1
int(
:
φ
φ
+
×
=
Be sure to set fscl so that it doesn't exceed the following values during master operation.
•
Standard mode: 100KHz.
•
High-speed mode: 400KHz.
The APB
clock φ of this module should be used within the range shown below.
If it is less than the range, transmission at the max. transfer rate is not guaranteed.
If it exceeds the range, the upper limit of the bus clock frequency can be extended by setting the
I2CxECSR register.
•
Master operation: 14MHz ~ 18MHz.
•
Slave operation: 14MHz ~ 18MHz.
•
During register access operation: 14MHz ~ 41.5MHz
Note:
+2 cycle is the min. overhead for detecting the output level change of the SCL line. If
the rising edge delay of the SCL line is large or the clock is expanded for the slave
device, the value is larger than the value stated above.
The value of m to CS4 ~ 0 is shown in the next page
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...