.
6-5
MB86R02 ‘Jade-D’ Hardware Manual V1.64
R/W
RW
Reset value
3B
H
Alternative additional delta to SSCG_PERIOD
Bit 11
- 0
SSCG_PERIOD_JITTER
12 bits for modulation period jitter in PLL clock units, multiplied by a factor of 32. Example: decimal value of 3 means 3 PLL clocks jitter (*32) = 96
(Default value is 10% jitter to 35kHz default modulation period)
SSCG_FSTEP
Register address
BaseA 8
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SSCG_FSTEP
R/W
RW
Reset value
209D6
H
Rising/Falling frequency step on every PLL clock cycle
Bit 31 - 0 SSCG_FSTEP
Frequency step per PLL clock. Default setting is +/-1.5% centre spread
SSCG_FOFFSET
Register address
BaseA C
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SSCG_FOFFSET
R/W
RW
Reset value
0
H
Two's complement frequency offset to PLL Clock
Bit
31 -
0
SSCG_FOFFSET
Two's complement offset of modulation frequency, 00000001: offset = 1, ffffffff offset = -1 0x147A E147 : +1% offset of modulated frequency
0x0A3D 70A3 : +0.5% offset of modulated frequency 0xF5C2 8F5D : -0.5% offset of modulated frequency 0xEB85 1EB9 : -1% offset of modulated
frequency
SSCG_IEN
Register address
BaseA 14
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1
0
Field name
IEn_Frequency_Limit
R/W
RW
Reset value
0
H
Interrupt Enable Register
Bit 0 IEn_Frequency_Limit
Interrupt enable (enables/disables interrupts using the respective field)
SSCG_InterruptStatus
Register address
BaseA 18
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1
0
Field name
ISts_Frequency_Limit
R/W
RW
Reset value
0
H
Interrupt status register
Bit
0
ISts_Frequency_Limit
Interrupt status flags, a '1' signifies that the corresponding interrupt condition occurred (even if the interrupt is disabled), writing a '1' clears the flag
(a clear has a higher priority than setting)
SSCG_Status
Register address
BaseA 1C
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1
0
Field name
Sts_Frequency_Limit
R/W
R
Reset value
0
H
Status register
Bit 0 Sts_Frequency_Limit
0: normal operational frequency, 1: maximum frequency exceeded
SSCG_CTRL
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...