9-24
MB86R02 ‘Jade-D’ Hardware Manual V1.64
9.5.11 FIQ test register (FIQTEST)
The FIQTEST register controls the test of interrupt controller's IRQ interrupt function.
Address
IRC0:
FFFF_FE00
H
or FFFE_8000
H
+ 28
H
IRC1: FFFB_0000
H
+ 28
H
IRC2: FFFB_1000
H
+ 28
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
-
-
-
-
-
-
-
-
-
-
-
-
-
-
ITEST FTST
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
0
Bit field
Explanation
Number
Name
31-2
-
It is an unused bit.
The write access is ignored. The read value of these bits is undefined.
1
ITEST
It is a control bit to test interrupt controller's IRQ interrupt function.
0 The interrupt is not generated with IRQTEST and the FIQTEST register.
1
The interrupt is generated with the ITST bit of the IRQTEST register and the FTST bit of
the FIQTEST register.
Set "0" to the ITEST bit.
This bit is initialized by reset by "0".
0
FTST
It is a control bit to test interrupt controller's IRQ interrupt function.
When the ITEST bit is "1", the FTST bit becomes valid.
0 The interrupt is not generated.
1 The interrupt is generated.
Set "0" to the FTST bit.
This bit is initialized by reset by "0".
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...