25-3
MB86R02 ‘Jade-D’ Hardware Manual V1.64
25.7
Registers
This section describes the PWM registers.
25.7.1
Register list
This LSI has 2 PWM channels and each has the registers shown in Table 14-1.
Table 25-1 PWM register list
Channel
Address
Register
Abbreviatio
n
Description
Base
Offse
t
PWM ch0
PWM ch2
PWM ch4
PWM ch6
FFF4_1000
H
FFF4_6000
H
FFF4_7000
H
FFF4_8000
H
+ 00
H
PWM ch0 base clock
register
PWM0BCR Setting base clock of PWM cycle
(Output pin
PWM_O0,
PWM_O2,
PWM_O4,
PWM_O6)
+ 04
H
PWM ch0 pulse width
register
PWM0TPR Setting cycle length of 1 pulse
+ 08
H
PWM ch0 phase register PWM0PR
Setting phase cycle of the pulse
+ 0C
H
PWM ch0 duty register
PWM0DR
Setting duty cycle of the pulse
+ 10
H
PWM ch0 status register PWM0CR
Setting PWM such as pulse output
format and polarity
+ 14
H
PWM ch0 start register
PWM0SR
Setting start/stop of PWM
+ 18
H
PWM ch0 current count
register
PWM0CCR Indicating current count value in the
BASECLK base
+ 1C
H
PWM ch0 interrupt
register
PWM0IR
Selecting cause of PWM interrupt factor
PWM ch1
PWM ch3
PWM ch5
PWM ch7
FFF4_1100
H
FFF4_6100
H
FFF4_7100
H
FFF4_8100
H
+ 00
H
PWM ch1 base clock
register
PWM1BCR Setting base clock of PWM cycle
(Output pin
PWM_O1,
PWM_O3,
PWM_O5,
PWM_O7)
+ 04
H
PWM ch1 pulse width
register
PWM1TPR Setting cycle length of 1 pulse
+ 08
H
PWM ch1st place aspect
register
PWM1PR
Setting phase cycle of the pulse
+ 0C
H
PWM ch1 duty register
PWM1DR
Setting duty cycle of the pulse
+ 10
H
PWM ch1 status register PWM1CR
Setting PWM such as pulse output
format and polarity
+ 14
H
PWM ch1 start register
PWM1SR
Setting start/stop of PWM
+ 18
H
PWM ch1 current count
register
PWM1CCR Indicating current count value in the
BASECLK base
+ 1C
H
PWM ch1 interrupt
register
PWM1IR
Selecting cause of PWM interrupt factor
Note:
Access PWM ch0 and PWM ch1 areas with 32 bits (word).
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...