15-11
MB86R02 ‘Jade-D’ Hardware Manual V1.64
15.6.4 DMA configuration B register (DMACBx)
Address
ch0
:
FF14 (h)
ch1
:
FF24 (h)
ch2
:
FF34 (h)
ch3
:
FF44 (h)
ch4
:
FF54 (h)
ch5
:
FF64 (h)
ch6
:
FF74 (h)
ch7
:
FF84 (h)
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
TT[1:0]
MS[1:0]
TW[1:0]
FS
FD
RC
RS
RD
EI
CI
SS[2:0]
R/W
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W0 R/W0 R/W0
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
SP[3:0]
DP[3:0]
(Reserved)
R/W
R/W R/W R/W R/W R/W R/W R/W R/W
R
R
R
R
R
R
R
R
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Description
No.
Name
31-30
TT[1:0]
(Transfer Type)
These bits are used to specify transfer type. Currently, only 2 cycle transfer mode is
available for DMAC.
TT[1:0]
Function
0(h)
2 cycle transfer (initial value)
Other than
0(h)
Reserved
29-28
MS[1:0]
(Mode Select)
These bits are used to select transfer mode.
MS[1:0]
Function
0(h)
Block transmission mode (initial value)
1(h)
Burst transmission mode
2(h)
Demand transmission mode
3(h)
Reserved
27-26
TW[1:0]
(Transfer
Width)
These bits are used to specify transfer data width.
HSIZE of DMAC issues this value on AHB.
TW[1:0]
Function
0(h)
Byte (initial value)
1(h)
Half-word
2(h)
Word
3(h)
Reserved
25
FS
(Fixed Source)
This bit is used to fix source address.
When the address needs to be added after each transfer, "0" must be set to this bit.
FS
Function
0(h)
Source address is incremented (initial value)
1(h)
Source address is fixed
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...