MB86R02 ‘Jade-D’ Hardware Manual V1.64
16.4.2.3.
Signal input format from the host CPU .................................................................. 16-8
16.5.
Application Notes ........................................................................................................... 16-10
16.5.1.
Processing Flow ...................................................................................................... 16-10
16.5.1.1.
Begin timing of protocol sequence ...................................................................... 16-10
16.5.1.2.
Receive operation and the STATUS byte ........................................................... 16-10
16.5.1.3.
Setting the address .............................................................................................. 16-10
16.5.1.4.
Handling of irregular operating conditions ........................................................... 16-11
17
APIX® Interface ....................................................................................................................... 17-1
17.1
Outline .............................................................................................................................. 17-1
17.2
Features ........................................................................................................................... 17-1
17.2.1.1
APIX® PHY ........................................................................................................... 17-1
17.2.1.2
APIX® Ashell ......................................................................................................... 17-1
17.2.1.3
Jade-D Restrictions ............................................................................................... 17-2
17.2.2
Block diagram ............................................................................................................... 17-3
17.3
Software Interface ............................................................................................................ 17-4
17.3.1
Format of Register Description ..................................................................................... 17-4
17.3.2
Global Address ............................................................................................................. 17-4
17.3.3
Register Summary ........................................................................................................ 17-5
17.3.4
Register Description ..................................................................................................... 17-6
17.4
Description of APIX Ashell and APIX PHY configuration bytes ..................................... 17-16
17.4.1
RX ............................................................................................................................... 17-16
17.4.2
TX ............................................................................................................................... 17-26
17.5
GPIO Interface Timing of Sideband Uplink and Downlink ............................................. 17-38
17.6
Control Flow ................................................................................................................... 17-39
17.6.1
Use cases ................................................................................................................... 17-40
17.6.1.1
Use case 1 ........................................................................................................... 17-40
17.6.1.2
Use case 2 ........................................................................................................... 17-42
17.6.2
Application Notes for PCB Designers ......................................................................... 17-44
18
Graphics Display Controller (GDC) ......................................................................................... 18-1
18.1
Preface ............................................................................................................................. 18-1
18.2
Features ........................................................................................................................... 18-1
18.3
Functional Overview ......................................................................................................... 18-2
18.3.1
Display controller .......................................................................................................... 18-2
18.3.2
Video capture function .................................................................................................. 18-4
18.3.3
Geometry processing .................................................................................................... 18-4
18.3.4
2D Drawing ................................................................................................................... 18-5
18.3.5
3D Drawing ................................................................................................................... 18-7
18.3.6
Special effects............................................................................................................... 18-8
18.3.7
Others ......................................................................................................................... 18-10
18.4
Graphics Memory ........................................................................................................... 18-11
18.4.1
Memory map ............................................................................................................... 18-11
18.4.2
Configuration............................................................................................................... 18-12
18.4.3
Data Type ................................................................................................................... 18-12
18.4.4
Data Format ................................................................................................................ 18-13
18.5
Frame Management ....................................................................................................... 18-15
18.5.1
Single Buffer ............................................................................................................... 18-15
18.5.2
Double Buffer .............................................................................................................. 18-15
18.6
Display Controller ........................................................................................................... 18-16
18.6.1
Overview ..................................................................................................................... 18-16
18.6.2
Display Function ......................................................................................................... 18-17
18.6.2.1
Layer configuration .............................................................................................. 18-17
18.6.2.2
Overlay ................................................................................................................ 18-18
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...