18-75
MB86R02 ‘Jade-D’ Hardware Manual V1.64
L0OA (L0 layer Origin Address)
Register
address
DisplayBaseA 0x24
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
L0OA
R/W
RW
RW0
Initial value
X
This register sets the origin address of the logic frame of the L0 layer. Since lower 4 bits are fixed
at “0”, address 16-byte-aligned.
L0DA (L0-layer Display Address)
Register
address
DisplayBaseA 0x28
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
L0DA
R/W
RW
Initial value
X
This register sets the display origin address of the L0 layer. For the direct color mode (16 bits/pixel),
the lower 1 bit is “0” and this address is treated as being aligned in 2 bytes.
L0DX (L0-layer Display position X)
Register
address
DisplayBaseA 0x2C
Bit number
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit field name
Reserved
L0DX
R/W
R0
RW
Initial value
0
X
This register sets the display starting position (X coordinates) of the L0 layer on the basis of the
origin of the logic frame in pixels.
L0DY (L0-layer Display position Y)
Register
address
DisplayBaseA 0x2E
Bit number
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit field name
Reserved
L0DY
R/W
R0
RW
Initial value
0
X
This register sets the display starting position (Y coordinates) of the L0 layer on the basis of the
origin of the logic frame in pixels.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...