7-17
MB86R02 ‘Jade-D’ Hardware Manual V1.64
7.4.11 AXI priority setting register (CAXI_PS)
Sets the priority level of the AXI interconnect bus. Use the bitfield to set a priority level in the range of
0 ... 4. Do not set a value of 5 or more. If you do so, the write will be ignored and the previous value
maintained.
Address
FFF 2Ch
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
P_SEL4
R/W
R
R
R
R
R
R
R
R
R
R
R
R
R
R/W
R/W
R/W
Initial value 0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved) P_SEL3
(Reserved) P_SEL2
(Reserved) P_SEL1
(Reserved) P_SEL0
R/W
R
R/W
R/W
R/W
R
R/W
R/W
R/W
R
R/W
R/W
R/W
R
R/W
R/W
R/W
Initial value 0
1
0
0
0
0
1
0
0
0
0
1
0
0
0
0
Bit field
Function
Number
Name
31-19
(Reserved)
Reserved
Writes are ignored. Reads will return a '0' at all times.
18-16
P_SEL4
(Priority Select4)
The priority level of AXI interconnect bus can be set by this bitfield.
000
0
001
1
010
2
011
3
100
4 (initial value)
15
(Reserved)
Reserved
Writes are ignored. Reads will return a '0' at all times.
14-12
P_SEL3
(Priority Select3)
The priority level of AXI interconnect bus can be set by this bit.
000
DispCap
001
AHB
010
CPU
011
HBUS(initial value)
100
DRAW
11
(Reserved)
Reserved
Writes are ignored. Reads will return a '0' at all times.
10-8
P_SEL2
(Priority Select2)
The priority level of AXI interconnect bus can be set by this bit.
000
DispCap
001
AHB
010
CPU(initial value)
011
HBUS
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...