18-241
MB86R02 ‘Jade-D’ Hardware Manual V1.64
GMDR1E (Geometry Mode Register for Line Extension)
Register
address
(SetGModeRegister)
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
PO LV
TC
BC
UW BM
TM
BP SP
BO EP AA
R/W
W W
W
W W W W
W W
W W W
Initial value
0 0
0
0 0 0 0
0 0
0 0 0
This register sets the geometry processing extended mode at line drawing.
The MB86R02 'Jade-D' extended function can be used only when the C, Z and ST fields of GMDR0 are “0”.
This register is a mirror with GMDR1, so that if GMDR1E is changed, the same bit of GMDR1 is
also changed.
Bit 31
PO (Primitive Order Control)
Sets the draw order for body/edge/shadow
0
Body -> Edge -> shadow (faster)
1
Shadow -> Edge -> Body (quality for anti-alias)
Bit 30
LV (Line Version Control)
Sets the MB86R02 'Jade-D' Line algorithm version
0
Version 1.0 (for backward compatibility)
1
Version 2.0 (recommended)
Bit 20
TC (Thick line Correct)
Sets the interpolation mode for the bold line joint
0
Interpolation of bold line joint not performed
1
Interpolation of bold line joint performed
Bit 16
BC (Broken line Correct)
Sets the interpolation mode for the dashed-line pattern
0
Interpolation not performed
1
Interpolation performed using dashed-line pattern reference address fixed mode
Bit 14
UW (Uniform line Width)
Sets the line width equalization mode
0
Equalization of line width not performed
1
Equalization of line width performed
Bit 13
BM (Broken line Mode)
Sets the dashed-line pattern mode
0
Dashed-line pattern pasted vertical to principal axis of line (compatible with
CREMSON).
1
Dashed-line pattern pasted vertical to theoretical line
Bit 12
TM (Thick line Mode)
Sets the bold line mode
0
Bold line drawn vertical to principal axis of line (compatible with CREMSON)
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...