7-30
MB86R02 ‘Jade-D’ Hardware Manual V1.64
7.4.19 Soft reset register 1 for macro (CMSR1)
Address
FFF F4h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
SRST1_31 SRST1_30 SRST1_29 SRST1_28 SRST1_27 SRST1_26 SRST1_25
SRST0_2
4
Res
Res
Res
Res
Res
SRST1_18 SRST1_17 SRST1_16
R/W
R
R
R
R/W
R/W
R/W
R/W
R/W R
R
R
R
R
R
R/W
R/W
Initial value 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
SRST1_15 SRST1_14 SRST1_13 SRST1_12 SRST1_11 Res
SRST1_9 Res
Res
SRST1_6
SRST1_5
SRST1_4
SRST1_3
SRST1_2
SRST1_1
SRST1_0
R/W
R/W
R/W
R/W
R/W
R/W
R
R/W
R
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Function
Number
Name
31
SRST1_31 (GPIO
Soft Reset)
Reset the GPIO macro by writing "1" to this bit.
Set a '0' in this bit(field) during reset release.
0
No Soft Reset (initial value)
1
Soft Reset
30
SRST1_30 (AXI
Soft Reset)
Do the output of reset to (AXI macro by writing "1" to this bit.
Set a '0' in this bit(field) during reset release.
0
No Soft Reset (initial value)
1
Soft Reset
29
SRST1_29
(MediaLB Soft
Reset)
Do the output of reset to (MediaLB macro by writing "1" to this bit.
Set a '0' in this bit(field) during reset release.
0
No Soft Reset (initial value)
1
Soft Reset
28
SRST1_28
(HBUS2AXI Soft
Reset)
Reset the HBUS2AXI macro by writing "1" to this bit. Set a '0' in this bit(field) during reset
release.
0
No Soft Reset (initial value)
1
Soft Reset
27
SRST1_27
(MBUS2AXI(Draw)
Soft Reset)
Reset the MBUS2AXI(Draw) macro by writing "1" to this bit. Set a '0' in this bit(field) during reset
release.
0
No Soft Reset (initial value)
1
Soft Reset
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...