26-7
MB86R02 ‘Jade-D’ Hardware Manual V1.64
26.9.3
ADCx data register (ADCxDATA)
This register is to store A/D converted data.
Address
instance 0
:
FFF 00
H
instance 1
:
FFF 00
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
DATA1[9:0]
R/W
R0
R0
R0
R0
R0
R0
R
R
R
R
R
R
R
R
R
R
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
DATA0[9:0]
R/W
R0
R0
R0
R0
R0
R0
R
R
R
R
R
R
R
R
R
R
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Description
No.
Name
31-26
(Reserved)
It is a reserved bit.
Write access is ignored. Read value of these bits is always “0”.
25-16
DATA1[9:0]
Output data from A/D converter input 1 is stored with polling operation.
When power down mode is set to release at ADCx power down control register
(ADCxXPD), data is imported to this register.
15-10
(Reserved)
It is a reserved bit.
Write access is ignored. Read value of these bits is always “0”.
9-0
DATA0[9:0]
Output data from A/D converter input 0 is stored with polling operation.
When power down mode is set to release at ADCx power down control register
(ADCxXPD), data is imported to this register.
26.9.4
ADCx mode register (ADCxMODE)
This register is to set the sampling mode.
Address
instance 0
:
FFF 04
H
instance 1
:
FFF 04
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
R/W
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
MODE[1:0]
R/W
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R/W R/W
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Description
No.
Name
31-2
(Reserved)
It is a reserved bit.
Write access is ignored. Read value of these bits is always “0”.
1-0
MODE[1:0]
Sample Mode. If it is 2’b00, only input 0 is continuously sampled, if it is 2’b01, only input 1
is continuously sampled, if it is 2’b10, both inputs are continuously sampled interleaved,
setting 2’b11 is reserved
26.9.5
ADCx power down control register (ADCxXPD)
This register is to control A/D converter operation.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...