MB86R02 ‘Jade-D’ Hardware Manual V1.64
22-37
Table 22-5 Function table for the Sync Mixer example
It is recommended that S4…S0 are listed in order of binary number representation. This makes it
possible to use the function result row directly as register contents for the Sync Mixer function table,
i.e. the last row is interpreted as binary 32 bit number with the LSB in the first row and the MSB in the
last. For the example this would be [xxxx xxxx xxxx xxxx xxxx xxxx 0000 1000] binary, with x’s
denoting arbitrarily set or reset bits, since these will never be read out of the function table.
22.5.2.4.6
Sync Signal Delay Adjustment
Before the outputs of the twelve Sync Mixers are connected to actual GDC pins, they are fed through
a programmable delay stage. This allows the signals either to be left untouched or delayed for half a
pixel clock cycle. This delay can be set for each of the twelve Sync Mixer output signals individually
with the Sync Switch register.
22.5.2.5
Inversion Signal Generation
The purpose of the inversion signal INV is the minimization of total signal edge transitions on the RGB
data bus. Especially for TTL RGB signals this brings benefits for EMI.
The inversion signal is transmitted as accompanying signal to the output RGB data signals.
The input data of time (n - 1) is compared to the data at time n. If more than the half of the active RGB
bits have a transition from low to high or vice versa, then INV toggles between HIGH and LOW. When
INV is output as HIGH, all the bits of the current pixel are inverted.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...