5-16
MB86R02 ‘Jade-D’ Hardware Manual V1.64
5.6 Registers
This section describes the registers of the CRG unit.
5.1.1.
Register list
Table 5-4 lists the CRG registers.
Table 5-4 CRG register list
Address
Register name
Abbreviatio
n
Explanation
Base
Offset
FFFE_7000
H
+ 00
H
PLL control register
CRPR
To control PLL
+ 04
H
(Reserved)
–
Reserved area, access prohibited
+ 08
H
Watchdog timer control register
CRWR
To control watchdog timer
+ 0C
H
Reset/Standby control register
CRSR
To control reset/standby
+ 10
H
Clock frequency dividing control
register A
CRDA
To control clock divider
+ 14
H
Clock frequency dividing control
register B
CRDB
To control clock divider
+ 18
H
AHB(A) bus clock gate control
register
CRHA
To control clock gate of AHB(A) bus
+ 1C
H
APB(A) bus clock gate control
register
CRPA
To control clock gate of APB(A) bus
+ 20
H
APB(B) bus clock gate control
register
CRPB
To control clock gate of APB(B) bus
+ 24
H
AHB(B) bus clock gate control
register
CRHB
To control clock gate of AHB(B) bus
+ 28
H
ARM core clock gate control
register
CRAM
To control clock gate of ARM core
+ 2C
H
DPERI0
2
clock gate control
register
CRDP0
TO control clock gate of DPERI0
+ 30
H
DPERI1
3
clock gate control
register
CRDP1
TO control clock gate of DPERI1
+ 34
H
Clock Selection Control register
(Reserved)
CSEL
To control clock mutliplexers
+ 35
H
–
+ 7F
H
(Reserved)
–
Reserved area, access prohibited
+ 80
H
–
+ EF
H
SSCG registers
–
see chapter SSCG (Spread Spectrum
Clock Generation)
+ F0
H
–
+ FF
H
(Reserved)
–
Reserved area, access prohibited
Note
2
DPERI0 means the display peripherals of pixel output pipeline 0. These are color lookup table CLUT,
dither module DITH, signature module SIG and timing controller TCON
3
DPERI1 means the display peripherals of pixel output pipeline 1. These are color lookup table
CLUT, dither module DITH and signature module SIG
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...