MB86R02 ‘Jade-D’ Hardware Manual V1.64
19.3
Limitations ........................................................................................................................ 19-4
19.4
Initialization procedure ..................................................................................................... 19-4
20
Dither Unit ................................................................................................................................ 20-1
20.1
Overview ........................................................................................................................... 20-1
20.1.1
Features ........................................................................................................................ 20-1
20.1.2
Position ......................................................................................................................... 20-2
20.1.3
Timing chart .................................................................................................................. 20-3
20.2
Software Interface ............................................................................................................ 20-4
20.2.1
Format of Register Description ..................................................................................... 20-4
20.2.2
Global Address ............................................................................................................. 20-4
20.2.3
Register Summary ........................................................................................................ 20-4
20.2.4
Register Description ..................................................................................................... 20-4
20.3
Limitations ........................................................................................................................ 20-5
20.4
Initialization procedure ..................................................................................................... 20-5
21
Signature Generator (SIG) ...................................................................................................... 21-1
21.1
Position of Block in whole LSI .......................................................................................... 21-1
21.2
Overview ........................................................................................................................... 21-1
21.3
Feature List ....................................................................................................................... 21-1
21.3.1
Signature A: CRC-32 Signature.................................................................................... 21-2
21.3.2
Signature B: Summation Signature .............................................................................. 21-2
21.3.3
Programmable Evaluation Window (Position and Size) ............................................... 21-2
21.3.4
Programmable Evaluation Window Mask ..................................................................... 21-2
21.3.5
Automatic Monitoring and Interrupt............................................................................... 21-2
21.3.6
Self Restoring Error Counter ........................................................................................ 21-2
21.3.7
Interrupts For Control Flow ........................................................................................... 21-2
21.3.8
Programmable Input Picture Source ............................................................................ 21-2
21.3.9
Limitations ..................................................................................................................... 21-3
21.4
Software Interface ............................................................................................................ 21-3
21.4.1
Format of Register Description ..................................................................................... 21-3
21.4.2
Global Address ............................................................................................................. 21-4
21.4.3
Register Summary ........................................................................................................ 21-4
21.4.4
Register Description ..................................................................................................... 21-5
21.5
Processing Mode ............................................................................................................ 21-12
21.5.1
Processing Flow.......................................................................................................... 21-12
21.5.2
Processing Algorithm .................................................................................................. 21-12
21.6
Control Flow ................................................................................................................... 21-13
21.6.1
Example Control Flow ................................................................................................. 21-13
21.6.2
Signature Generation with every incoming frame....................................................... 21-15
21.6.3
Cyclic Signature Generation with every incoming frame ............................................ 21-15
21.6.4
Cyclic Signature Generation with every incoming frame, limiting read accesses ...... 21-16
21.6.5
Limitation of Cyclic Signature Generation .................................................................. 21-16
22
Timing Controller (TCON) ........................................................................................................ 22-1
22.1
Position of Block in whole LSI .......................................................................................... 22-1
22.2
Overview ........................................................................................................................... 22-1
22.3
Feature List ....................................................................................................................... 22-1
22.4
Software Interface ............................................................................................................ 22-3
22.5
Processing Mode ............................................................................................................ 22-29
22.5.1
Processing Flow.......................................................................................................... 22-29
22.5.2
Processing Algorithm .................................................................................................. 22-29
22.5.2.1
Operation Modes ................................................................................................. 22-29
22.5.2.2
SW Reset............................................................................................................. 22-30
22.5.2.3
RSDS Bitmap Mdule (RBM) ................................................................................ 22-30
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...