7-34
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Bit field
Function
Number
Name
13
SRST2_13
(DPERI0 Soft
Reset)
Do the output of reset to DPERI0 macro by writing "1" to this bit.
Set a '0' in this bit(field) during reset release.
0
No Soft Reset (initial value)
1
Soft Reset
12
SRST2_12 (RLD2
Soft Reset)
Reset the RLD macro by writing "1" to this bit.
Set a '0' in this bit(field) during reset release.
0
No Soft Reset (initial value)
1
Soft Reset
11
SRST2_11
(APIXch1 Soft
Reset)
Reset the APIX ch1 (incl PHY, Ashell, RegIf) macro by writing "1" to this bit.
Set a '0' in this bit(field) during reset release.
0
No Soft Reset (initial value)
1
Soft Reset
10
SRST2_10
(APIXch0 Soft
Reset)
Reset the APIX ch0 (incl PHY, Ashell, RegIf) macro by writing "1" to this bit.
Set a '0' in this bit(field) during reset release.
0
No Soft Reset (initial value)
1
Soft Reset
9
SRST2_9 (ADC Soft
Reset)
Reset the ADC macro by writing "1" to this bit.
Set a '0' in this bit(field) during reset release.
0
No Soft Reset (initial value)
1
Soft Reset
8
SRST2_8 (PWM_7
Soft Reset)
Reset the PWM_7 macro by writing "1" to this bit.
Set a '0' in this bit(field) during reset release.
0
No Soft Reset (initial value)
1
Soft Reset
7
SRST2_7 (PWM_6
Soft Reset)
Reset the PWM_6 macro by writing "1" to this bit.
Set a '0' in this bit(field) during reset release.
0
No Soft Reset (initial value)
1
Soft Reset
6
SRST2_6 (PWM_5
Soft Reset)
Reset the PWM_5 macro by writing "1" to this bit.
Set a '0' in this bit(field) during reset release.
0
No Soft Reset (initial value)
1
Soft Reset
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...