18-107
MB86R02 ‘Jade-D’ Hardware Manual V1.64
L4BLD (L4 Blend)
Register
address
DisplayBaseA 0x194
Bit number
31 30 29 28 ----- 20 19 18 17 16
15
14
13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
Reserved
L4BE L4BS L4BI L4BP
Reserved
L4BR
R/W
R0
RW
RW
RW
RW
RW0
RW
Initial value
0
0
X
X
X
0
X
This register specifies the blend parameters for the L4 layer.
Bit 7 to 0
L4BR (L4 layer Blend Ratio)
Sets the blend ratio. Basically, the blend ratio is setting value/256.
Bit 13
L4BP (L4 layer Blend Plane)
Specifies that the L5 layer is the blend plane.
0
Value of L4BR used as blend ratio
1
Pixel of L5 layer used as blend ratio
Bit 14
L4BI (L4 layer Blend Increment)
Selects whether or not 1/256 is added when the blend ratio is not “0”.
0
Blend ratio calculated as is
1
1/256 added when blend ratio
≠
0
Bit 15
L4BS (L4 layer Blend Select)
Selects the blend calculation expression.
0
Upper image
×
Blend ratio
+
Lower image
×
(1 – Blend ratio)
1
Upper image
×
(1 – Blend ratio)
+
Lower image
×
Blend ratio
Bit 16
L4BE (L4 layer Blend Enable)
This bit enables blending.
0
Overlay via transparent color
1
Overlay via blending
Before blending, the blend mode must be specified using L4BE and alpha must also be enabled for
L4 layer display data. For direct color, alpha is specified using the MSB of data; for indirect color,
alpha is specified using the MSB of palette data.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...