MB86R02 ‘Jade-D’ Hardware Manual V1.64
22-18
Reset value
0
H
0
H
0
H
0
H
0
H
Sync mixer 2 signal selection
Bit 14 - 12 SMX2SIGS_S4
select 4 000b=const zero,001b=sync sequencer output, 010b...111b sync pulse generator output
Bit 11 - 9
SMX2SIGS_S3
select 3
Bit 8 - 6
SMX2SIGS_S2
select 2
Bit 5 - 3
SMX2SIGS_S1
select 1
Bit 2 - 0
SMX2SIGS_S0
select 0
DIR_SMx2FctTable
Register address
BaseA 4DC
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SMXFCT2
R/W
RW
Reset value
0
H
Sync mixer output = function table [a] a = s4*24+s3*23+s2*22+s1*21+s0*20
Bit 31 - 0
SMXFCT2
Sync mixer 0 function table
DIR_SMx3Sigs
Register
address
BaseA 4E0
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field name
SMX3SIGS_S4
SMX3SIGS_S3
SMX3SIGS_S2
SMX3SIGS_S1
SMX3SIGS_S0
R/W
RW
RW
RW
RW
RW
Reset value
0
H
0
H
0
H
0
H
0
H
Sync mixer 3 signal selection
Bit 14 - 12 SMX3SIGS_S4
select 4 000b=const zero,001b=sync sequencer output, 010b...111b sync pulse generator output
Bit 11 - 9
SMX3SIGS_S3
select 3
Bit 8 - 6
SMX3SIGS_S2
select 2
Bit 5 - 3
SMX3SIGS_S1
select 1
Bit 2 - 0
SMX3SIGS_S0
select 0
DIR_SMx3FctTable
Register address
BaseA 4E4
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SMXFCT3
R/W
RW
Reset value
0
H
Sync mixer output = function table [a] a = s4*24+s3*23+s2*22+s1*21+s0*20
Bit 31 - 0
SMXFCT3
Sync mixer 0 function table
DIR_SMx4Sigs
Register
address
BaseA 4E8
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field name
SMX4SIGS_S4
SMX4SIGS_S3
SMX4SIGS_S2
SMX4SIGS_S1
SMX4SIGS_S0
R/W
RW
RW
RW
RW
RW
Reset value
0
H
0
H
0
H
0
H
0
H
Sync mixer 4 signal selection
Bit 14 - 12 SMX4SIGS_S4
select 4 000b=const zero,001b=sync sequencer output, 010b...111b sync pulse generator output
Bit 11 - 9
SMX4SIGS_S3
select 3
Bit 8 - 6
SMX4SIGS_S2
select 2
Bit 5 - 3
SMX4SIGS_S1
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...