18-70
MB86R02 ‘Jade-D’ Hardware Manual V1.64
DCM3 (Display Control Mode 3)
Register address
DisplayBaseA 0x108
Bit number
31
28 27 26 25 24 23 22 21 20 19 18 17 16 15-13 12 11 10 9 8
7-5
4
0
Bit field name
reserved
pi
x
buf
res
er
v
ed
GV
D
VPW
M
s
re
s
e
rv
e
C
SY0
R
G
B
rv
R
G
Bs
h
reserved
M
BS
T
re
s
e
rv
e
d
RS
DS
re
s
e
rv
e
d
P
OM
DCK
e
d
D
CK
in
v
re
s
e
rv
e
d
DCKD
R/W
R0W0
RW
R
W
0
RW
RW0
R
W
R0W0
R
W
R
0W0
RW
R0W0
RW
Initial value
0000
0
0
0
0 0
0
0
0
0
0
0 1
0
0
0 0
0 0
000
00000
Bit4-0
DCKD (Display Clock Delay)
2
This defines additional delay time by internal PLL clock period.
00000
No additional delay
00010
+1 PLL clock
00100
+2 PLL clocks
00110
+3 PLL clocks
:
:
11110
+15 PLL clocks
xxxxx1 all reserved
Bit8
DCKinv (Display Clock inversion)
2
0:
DCLKO output signal is not inverted
1:
DCLKO output signal is inverted.
Bit9
DCKed (Display clock edge)
2
This defines which edge mode is used.
0: single edge mode in which positive edge is used for digital RGB output.
1: bi-edge mode in which positive edge and negative edge are used for digital RGB
output to identify two data streams.
Bit10
POM (Parallel output Mode)
This defines a way to output two data streams for two display
0:
multiplex output mode in which two data streams are multiplexed and goes to the
digital RGB output.
1:
parallel output mode in which one data stream go to the digital RGB output and
another data stream goes to the analog RGB output.
Bit12
RSDS clock generation
This defines clock generation for DPERI and TCON module
0:
No RSDS bit clock generation, clock is output 1:1
1:
RSDS bit clock generation active (RSDS bit clock is 2x pixel clock)
3
4
2
Only use with TCON in bypass
3
This setting is needed if TCON is active (for both modes RSDS and TTL)
4
This value is set as default for ES1.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...