9-30
MB86R02 ‘Jade-D’ Hardware Manual V1.64
9.6.5 Stop and return from sleep mode
The instruction of the return from the stop and sleep mode can be given to the clock controller by FIQ
from the macro or issuing the IRQ interrupt.
The return signal from the stop and the sleep mode asserted to the ARM clock controller is generated
with the OR of the FIQ factor asserted from IRQ factor and other macros that are higher than the
interrupt level set depending on the ILM register (logical add). (Refer to Figure 9-1)
It becomes impossible the return from the stop and sleep mode it therefore when the following
interrupt factors occur.
Note of return by FIQ source
The factor occurs in the macro even if the FIQ factor is asserted and the return doesn't occur when
masking alleged. This is because the interrupt is not transmitted by the interrupt controller.
Note of return by IRQ factor
The factor occurs in the macro even if the FIQ factor is asserted and the return doesn't occur when
masking alleged. This is because the interrupt is not transmitted by the interrupt controller.
The IRQ factor lowers more than the interrupt level set depending on the ILM register.
When you do neither the stop by the FIQ factor nor the return from sleep mode
•
The interrupt of the mask by the macro.
•
Set to become lower to the ILM register the level of the corresponding IRQ interrupt.
•
Do not to transmit the interrupt to the interrupt controller for the DMA transfer in sleep mode,
and not to return from sleep mode.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...