27-26
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Simultaneous transfer mode
Transfer setting
Operation
Master mode (MSMD = 1)
Slave mode (MSMD = 0)
Simultaneous
transfer
TXDIS = 0
RXDIS = 0
Start
Free-running mode (FRUN =
1):
Status of Start = 1, TXENB = 1, and
RXENB = 1:
The same operation as
transmission only mode.
Status of Start = 1, TXENB = 0, and
RXENB = 1:
The same operation as reception
only mode.
Status of Start = 1, TXENB = 1, and
RXENB = 1:
Frame synchronous signal is
output from the state that
transmission FIFO is not empty
and reception FIFO is not full.
Then output frame synchronous
signal with the frame rate defined
by the register setting; at the
same time, output empty frame if
reception FIFO is empty.
Empty frame's serial data is able to
be set to "0" or "1" at the register
setting. Every time frame
synchronous signal is output,
receive frame.
Burst mode (FRUN = 0):
Status of Start = 1, TXENB = 1, and
RXENB = 0:
The same operation as
transmission only mode.
Status of Start = 1, TXENB = 0, and
RXENB = 1:
The same operation as reception
only mode.
Status of Start = 1, TXENB = 1, and
RXENB = 1:
Frame synchronous signal is
output from the state that
transmission FIFO is not empty
and reception FIFO is not full.
After completion of 1 frame output or
at idle state,
always confirm
transmission/reception FIFO status.
If transmission FIFO is not empty
and reception FIFO is not full, output
frame synchronous signal to perform
frame transmission/reception.
Free-running mode (FRUN =
1):
Status of Start = 1, TXENB = 1, and
RXENB = 0:
The same operation as
transmission only mode.
Status of Start = 1, TXENB = 0, and
RXENB = 1:
The same operation as reception
only mode.
Status of Start = 1, TXENB = 1, and
RXENB = 1:
Frame synchronous signal is input
with the frame rate defined by the
register setting; at the same time,
output empty frame if transmission
FIFO is empty. Its serial data is
able to be set to "0" or "1" at the
register setting. Every time frame
synchronous signal is input, receive
frame.
Burst mode (FRUN = 0):
Every time frame synchronous signal
is input with start bit is "1",
transmission and reception for 1
frame is performed. When the signal
is input, output empty frame if
transmission FIFO is empty.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...