17-11
MB86R02 ‘Jade-D’ Hardware Manual V1.64
- 0
Do not modify
T1CFG0
Register address
BaseA 44
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
T1_config_byte_4
T1_config_byte_3
T1_config_byte_2
T1_config_byte_1
R/W
RW
RW
RW
RW
Reset value
91
H
0
H
FE
H
F0
H
channel 1 TX APIX configuration byte 1-4
Bit 31 - 24 T1_config_byte_4
apix config byte, see section 17.4
Bit 23 - 16 T1_config_byte_3
apix config byte, see section 17.4
Bit 15 - 8
T1_config_byte_2
apix config byte, s see section 17.4
Bit 7 - 0
T1_config_byte_1
(none)
T1CFG1
Register address
BaseA 48
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
T1_config_byte_8
T1_config_byte_7
T1_config_byte_6
T1_config_byte_5
R/W
RW
RW
RW
RW
Reset value
12
H
C7
H
33
H
24
H
channel 1 TX APIX configuration byte 5-8
Bit 31 - 24 T1_config_byte_8
apix config byte, see section 17.4
Bit 23 - 16 T1_config_byte_7
apix config byte, see section 17.4
Bit 15 - 8
T1_config_byte_6
apix config byte, see section 17.4
Bit 7 - 0
T1_config_byte_5
(none)
T1CFG2
Register address
BaseA 4C
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
Reserved
T1_config_byte_11
T1_config_byte_10
T1_config_byte_9
R/W
RWS
RW
RW
RW
Reset value
0
H
40
H
2
H
2
H
channel 1 TX APIX configuration byte 9-11
Bit 31 - 24 Reserved
Do not modify
Bit 23 - 16 T1_config_byte_11
apix config byte, see section 17.4.
Bit 15 - 8
T1_config_byte_10
apix config byte, see section 17.4
Bit 7 - 0
T1_config_byte_9
(none)
T1CFG3
Register address
BaseA 50
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
T1_config_byte_shell_4
T1_config_byte_shell_3
T1_config_byte_shell_2
T1_config_byte_shell_1
R/W
RW
RW
RW
RW
Reset value
0
H
9A
H
A2
H
26
H
channel 1 TX APIX SHELL configuration byte1-4
Bit 31 - 24
T1_config_byte_shell_4
apix config byte, see section 17.4
Bit 23 - 16
T1_config_byte_shell_3
apix config byte, see section 17.4
Bit 15 - 8
T1_config_byte_shell_2
apix config byte, see section 17.4
Bit 7 - 0
T1_config_byte_shell_1
(none)
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...