16-11
MB86R02 ‘Jade-D’ Hardware Manual V1.64
16.5.1.4.
Handling of irregular operating conditions
16.5.1.4.1. XCS abnormality handling
Even if XCS ends prior to the time set in the CMD byte, the MB86R02 will follow the setting of the
CMD byte.
(D m yWrite
(WriteS ts 0 (WriteS ts
1
(WriteS ts 0 (WriteS ts 0
HOS T
AD D 07-00
AD D 15-08
AD D 23-16
AD D 31-24
D T07-00
D T15-08
D T23-16
D T31-24
C MD
AB #0
AB #1
AB #2
AB #3
D B #0
D B #1
D B #2
D B #3
HOS T
HOS T
HOS T DI
C MD
Next Read or Write Reques t (A c c es s )
S TATUS
S TATUS
S TATUS
S TATUS
(D m yWrite
C MD
(D m yWrite
C MD
(D m yWrite
C MD
It ended early.
Chattering was generated.
It continues until the communication is completed.
Figure 16-15 XCS abnormality handling
16.5.1.4.2. CLK abnormality handling
The MB86R02 device standard operation uses the internal SPICLK signal. The MB86R02
devices does not have a CRC error correction function. The normal operation of the MB86R02
can not be guaranteed if the CLK signal exceeds specified boundaries.
(D m yWrite
(WriteS ts 0 (WriteS ts
1
(WriteS ts 0 (WriteS ts 0
HOS T DO
AD D 07-00
AD D 15-08
AD D 23-16
AD D 31-24
D T07-00
D T15-08
D T23-16
D T31-24
C MD
AB #0
AB #1
AB #2
AB #3
D B #0
D B #1
D B #2
D B #3
HOS T
HOS T
HOS T DI
C MD
Next Read or Write Reques t (A c c es s )
S TATUS
S TATUS
S TATUS
S TATUS
(D m yWrite
C MD
(D m yWrite
C MD
(D m yWrite
C MD
The noise mixed with the clock line.
temporarily reached a fixed value.
(WriteS ts 0 (WriteS ts
1
(WriteS ts 0 (WriteS ts 0
HOS T
S TATUS
S TATUS
S TATUS
S TATUS
(WriteS ts 0 (WriteS ts
1
(WriteS ts 0 (WriteS ts 0
HOS T
S TATUS
S TATUS
S TATUS
S TATUS
?
?
Normal operation of Indigo is unwarrantable when CLK is outside regulations.
Figure 16-16 CLK abnormality handling
Abnormal CLK signals will lead to a malfunction of the MB86R02 device. Therefore please give
careful attention to this issue when designing the clock line.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...