MB86R02 ‘Jade-D’ Hardware Manual V1.64
22-22
R/W
RW
RW
RW
RW
RW
Reset
value
0
H
0
H
0
H
0
H
0
H
Sync mixer 11 signal selection
Bit 14 - 12 SMX11SIGS_S4
select 4 000b=const zero,001b=sync sequencer output, 010b...111b sync pulse generator output
Bit 11 - 9
SMX11SIGS_S3
select 3
Bit 8 - 6
SMX11SIGS_S2
select 2
Bit 5 - 3
SMX11SIGS_S1
select 1
Bit 2 - 0
SMX11SIGS_S0
select 0
DIR_SMx11FctTable
Register address
BaseA 524
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SMXFCT11
R/W
RW
Reset value
FFFFFFFF
H
Sync mixer output = function table [a] a = s4*24+s3*23+s2*22+s1*21+s0*20
Bit 31 - 0
SMXFCT11
Sync mixer 0 function table
DIR_SSwitch
Register address
BaseA 528
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14
13
12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
InvCtrEn
SSWITCH
R/W
RW
RW
Reset value
0
H
0
H
Sync switch
Bit 13
InvCtrEn
Enable for inversion control: 0b=disabled, 1b=enabled
Bit 12 - 0 SSWITCH
Delay selection for all TSIG outputs including inversion control (bit 12) (0=none, 1=0.5 cycle delay of pixel clock)
DIR_RBM_CTRL
Register address BaseA 52C
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6
5
4
3
2
1
0
Field name
ColOrder BitOrder
swapoddevenbit
BitPerCol
IfcType
Bypass
R/W
RW
RW
RW
RW
RW
RW
Reset value
0
H
0
H
0
H
0
H
0
H
1
H
RSDS Bitmap Control
Bit 10
- 8
ColOrder
Color Component Ordering: 000b=RGB, 001b=BRG 010b=GBR 011b=RBG 100b=GRB 101b=BGR 110b=reserved 111b=reserved
Bit 5
BitOrder
Bit Order Inversion: 0b=normal order (MSB 7 downto 0), 1b=inverted order (0 upto 7 MSB)
Bit 4
swapoddevenbit
ES1: Reserved, ES2: This field has only effect for ES2 and later: swap odd and even bits, 0b=no change, 1b=bit 6 and 7, 4 and 5, 2
and 3, 0 and 1 are swapped, This is needed for RSDS channel order inversion
Bit 3
BitPerCol
Bits per Colour: 0b=6bits (2 LSBs are set to '0'), 1b=8bits
Bit 2 -
1
IfcType
Interface protocol type: 00b=TTL, 01b=RSDS, 10b,11b=reserved
Bit 0
Bypass
Bypass module: 0b=bypass disable, 1b=bypass enable
DIR_PIN0_CTRL
Register
address
BaseA 534
H
Bit
number
31 30 29 28 27 26 25 24 23 22 21 20
19
18 17 16 15
14
13 12 11 10 9 8
7
6
5
4
3 2 1 0
Field
name
NChanSel0
ChanSel0
NDelay0
Delay0
InOut0
NPolarity0
Polarity0
Mode0 Boost0
R/W
RW
RW
RW
RW
RW
RW
RW
RW
RW
Reset
value
0
H
0
H
0
H
0
H
0
H
0
H
0
H
1
H
0
H
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...