1-39
MB86R02 ‘Jade-D’ Hardware Manual V1.64
SYSTEM
OSC_MODE0
A7
D
I
oscillator mode 0
-
STDIO
SYSTEM
XRST
D6
D
I
System Reset
-
ST
SYSTEM
VINITHI
D5
D
I
Boot high address
-
STDIO
UART0
UART_SIN0
AF16
D
I
UART0 serial input
1) HiZ 2) H
PD *
UART0
UART_SOUT0
AE16
D
O
UART0 serial output
1) H 2) H
STDIO
UART0
UART_XCTS0
AD16
D
I
UART0 Clear to send
1) HiZ 2) L
PD
UART0
UART_XRTS0
AC16
D
O
UART0 Request to send
1) H 2) L
STDIO
UART1
UART_SIN1
AF17
D
I
UART1 serial input
HiZ
PD
UART1
UART_SOUT1
AE17
D
O
UART1 serial output
H
STDIO
UART2
UART_SIN2
AD17
D
I
UART2 serial input
HiZ
PD *
UART2
UART_SOUT2
AC17
D
O
UART2 serial output
H
STDIO
IO:
A = Analog
D = Digital
I = Input
O = Output
IO = Bidirectional (Input/Output)
Initial state after reset:
H = High
L = Low
HiZ = High-Impedance
1) = First hardware multiplex function
2) = Second hardware multiplex function
3) = Third hardware multiplex function
Type:
PD = Pull-Down
PU = Pull-Up
ST = Schmitt Trigger
CLK = Clock
POD = Pseudo Open-Drain
Tri = Tri-State
MSIO = Multistandard IO (RSDS, LVTTL - no PU or PD for both)
STDIO = Standard IO cell (no PU or PD)
*
Note concerning changes for MB86R02 'Jade-D' (ES2)
Please note that the pins described in the above table have been modified in version ES2 of the
MBR02 'Jade-D' device (a pull-up or pull-down has been added). See also Addendum.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...