MB86R02 ‘Jade-D’ Hardware Manual V1.64
22-26
Pad 7 delay: 0b=no delay, 1b= half bit clock cycle delay
Bit 7
InOut7
output enable control, 0b=input enabled, 1b=output enabled
Bit 6
NPolarity7
N-pin of Padcell 7 drive polarity: TTL: 0=normal, 1=inverted; RSDS: no effect
Bit 5
Polarity7
Pad 7 drive polarity: TTL: 0=normal, 1=inverted; RSDS: 1=normal, 0=inverted
Bit 4
Mode7
Pad 7 drive mode: 0b=differential, 1b=TTL
Bit 1 - 0
Boost7
Boost factor for drive current: x0b=2mA, x1b=4mA (only boost[0] has effect)
DIR_PIN8_CTRL
Register
address
BaseA 554
H
Bit
number
31 30 29 28 27 26 25 24 23 22 21 20
19
18 17 16 15
14
13 12 11 10 9 8
7
6
5
4
3 2 1 0
Field
name
NChanSel8
ChanSel8
NDelay8
Delay8
InOut8
NPolarity8
Polarity8
Mode8 Boost8
R/W
RW
RW
RW
RW
RW
RW
RW
RW
RW
Reset
value
0
H
0
H
0
H
0
H
0
H
0
H
0
H
1
H
0
H
IO Module Pad 8 Control
Bit 20 -
19
NChanSel8
Channel selection for N-Pin of Pad i=8 TTL: 00b=channel(i*2+1), 01b=channel(i*2), 10b=clk, 11b=const0 (TTL mode only)
Bit 18 -
17
ChanSel8
Channel selection for Pad i=8 for RSDS: 00b=channel i, 01b=channel(i-1), 10b=clk, 11b=const0, for TTL: 00b=channel i*2,
01b=channel i*2-1, 10b=clk, 11b=const0
Bit 14
NDelay8
N-pin Padcell 8 delay: 0b=no delay, 1b= half bit clock cycle delay (TTL-mode only)
Bit 13
Delay8
Pad 8 delay: 0b=no delay, 1b= half bit clock cycle delay
Bit 7
InOut8
output enable control, 0b=input enabled, 1b=output enabled
Bit 6
NPolarity8
N-pin of Padcell 8 drive polarity: TTL: 0=normal, 1=inverted; RSDS: no effect
Bit 5
Polarity8
Pad 8 drive polarity: TTL: 0=normal, 1=inverted; RSDS: 1=normal, 0=inverted
Bit 4
Mode8
Pad 8 drive mode: 0b=differential, 1b=TTL
Bit 1 - 0
Boost8
Boost factor for drive current: x0b=2mA, x1b=4mA (only boost[0] has effect)
DIR_PIN9_CTRL
Register
address
BaseA 558
H
Bit
number
31 30 29 28 27 26 25 24 23 22 21 20
19
18 17 16 15
14
13 12 11 10 9 8
7
6
5
4
3 2 1 0
Field
name
NChanSel9
ChanSel9
NDelay9
Delay9
InOut9
NPolarity9
Polarity9
Mode9 Boost9
R/W
RW
RW
RW
RW
RW
RW
RW
RW
RW
Reset
value
0
H
0
H
0
H
0
H
0
H
0
H
0
H
1
H
0
H
IO Module Pad 9 Control
Bit 20
- 19
NChanSel9
Channel selection for N-Pin of Pad i=9 TTL: 00b=channel(i*2+1)(reserved for 6bit/color!), 01b=channel(i*2)(reserved for 6bit/color!),
10b=clk, 11b=const0 (TTL mode only)
Bit 18
- 17
ChanSel9
Channel selection for Pad i=9 for RSDS: 00b=channel i(reserved for 6bit/color!), 01b=channel(i-1), 10b=clk, 11b=const0, for TTL :
00b=channel i*2(reserved for 6bit/color!), 01b=channel i*2-1, 10b=clk, 11b=const0
Bit 14
NDelay9
N-pin Padcell 9 delay: 0b=no delay, 1b= half bit clock cycle delay (TTL-mode only)
Bit 13
Delay9
Pad 9 delay: 0b=no delay, 1b= half bit clock cycle delay
Bit 7
InOut9
output enable control, 0b=input enabled, 1b=output enabled
Bit 6
NPolarity9
N-pin of Padcell 9 drive polarity: TTL: 0=normal, 1=inverted; RSDS: no effect
Bit 5
Polarity9
Pad 9 drive polarity: TTL: 0=normal, 1=inverted; RSDS: 1=normal, 0=inverted
Bit 4
Mode9
Pad 9 drive mode: 0b=differential, 1b=TTL
Bit 1 -
0
Boost9
Boost factor for drive current: x0b=2mA, x1b=4mA (only boost[0] has effect)
DIR_PIN10_CTRL
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...