MB86R02 ‘Jade-D’ Hardware Manual V1.64
23-7
OFIFO
Register address
BaseA 14
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
WriteThreshold
R/W
RW
Reset value
0
H
Output FIFO Control
Bit 3 - 0
WriteThreshold
number of words-1 after which a write burst is initialized
DestAddress
Register address
BaseA 18
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3
2 1 0
Field name
AHBMDA
reserved
R/W
RW
RW
Reset value
0
H
0
H
Local AHB-master transfer Destination address (byte address)
Bit 31 - 2
AHBMDA
Destination address to start AHB-master transfer (word address)
Bit 1 - 0
Reserved, do not change, only value 00 is supported!
AHBMCtrl
Register address
BaseA 1C
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12
11
10
9 8 7 6 5 4 3
2
1
0
Field name
Reserved0
AHBMTransferWidth
AHBMFixedDest
R/W
RWS
RW
RW
Reset value
0
H
0
H
0
H
Local AHB-master transfer Configuration/Control
Bit 23 - 16
Reserved0
Bit 9 - 8
AHBMTransferWidth
00b=byte, 01b=halfword, 10b=word, 11b=reserved
Bit 0
AHBMFixedDest
0b=destination address is incremented, 1b=destination address is fixed
RLDCtrl
Register address
BaseA 20
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
AcceptData
R/W
RW
Reset value
0
H
General Control
Bit 0
AcceptData
Enable Acceptance of compressed Data, reseted by HW after completion
IEN
Register address BaseA 24
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1
0
Field name
IEnIFfull IEnIFempty IEnError IEnComplete
R/W
RW
RW
RW
RW
Reset value
0
H
0
H
0
H
0
H
Interrupt Enable register
Bit 3
IEnIFfull
Interrupt enable
Bit 2
IEnIFempty
Interrupt enable
Bit 1
IEnError
Interrupt enable
Bit 0
IEnComplete
Interrupt enable
ISTS
Register address BaseA 28
H
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...