BAT32G1x9 user manual | Chapter 19 Universal serial communication unit
608 / 1149
Rev.1.02
19.5.2
Master receive
Master receiver refers to the operation of this product output transmission clock and receiving data from other
devices.
3-Wire Serial I/O
SSPI00
SSPI01
SSPI10
SSPI11
SSPI20
SSPI21
object channel
Channel 0 for
SCI0
Channel 1
for SCI0
Channel 2
for SCI0
Channel 3
for SCI0
Channel 0
for SCI1
Channel 1
for SCI1
Pin Used
SCLK00, SDO00
SLK01,
SDO01
SLK10,
SDO10
SLK11,
SDO11
SLK20,
SDO20
SLK21,
SDO21
interrupt
INTSSPI00
INTSSPI01
INTSSPI10
INTSSPI11
INTSSPI20
INTSSPI21
Interrupt at that end of the transfer may be selecte (single transfer mode) or buffer air-discontinuity
(continuous transfer mode).
Error detection
flag
Only the overflow error detection flag (OVFmn).
length of transmit
data
SCI0: 7 or 8 bits
SCI1/SCI2: 7
~
16 bit
Transfer Rate
Note
Max.fCLK/2[Hz]
Min.fCLK/(2
2
15
128) [Hz]
fCLK: system clock frequency
data phase
Can be selected by the DAPmn bit of the SCRmn register.
· DAPmn=0: Start the data output when the serial clock starts running.
· DAPmn=1: The data output is started half a clock before the serial clock starts running.
clock phase
Can be selected by the CKPmn bit of the SCRmn register.
• CKPmn=0: prime
CKPmn=1: inversion
data orientation
MSB First or LSB First
Note It must be used within the scope of peripheral functional characteristics that meet this condition and meet the electrical
characteristics (see data sheet).
Remark m: unit number (m=0
~
2) n: channel number (n=0
~
3) p: SSPI number (p=00, 01, 10, 11, 20, 21, 30, 31)
mn=00
~
03, 10
~
11, 20
~
21