![Cmsemicon BAT32G1 9 Series Скачать руководство пользователя страница 1105](http://html1.mh-extra.com/html/cmsemicon/bat32g1-9-series/bat32g1-9-series_user-manual_26276091105.webp)
BAT32G1x9 user manual | Chapter 31 Voltage detection circuit
1105 / 1149
Rev.1.02
Figure 30-6 Timing of the generation of interrupt & reset signals (LVIMDS1, LVIMDS0=1, 0) (2/2).
note1
H
low limit of working
voltage range
VPOR=1.51V(TYP.)
VPDR=1.50V(TYP.)
power supply
voltage(VDD)
VLVD
L
VLVD
H
push stack
operation
}
LVIF flag
LVIOMSK flag
LVIMD flag
LVILV flag
LVIRF flag
internal reset signal
POR reset signal
LVD reset signal
INTLVI
LVIIF flag
Time
after release mask while
VDD
<
VLVDH, due to
LVIMD=1(reset mode), the reset
will be generated.
reset
normal
operation
reset
normal
operation
reset
LVISEN flag
(
via software
configuration
)
clear via software note 2
operation
status
clear via software
wait for stablization via software (400us or 5 clock cycles (fIL))
push stack
operation
Clear
Clear
clear via software note 3
LVIMK flag
(
via software configuration
)
clear via software