BAT32G1x9User Manual | Chapter 28 Standby function
1073 / 1149
Rev.1.02
Table 28-1 Operating status in sleep mode (2/2).
The setting of the
sleep mode
project
The case of executing WFI instructions while the CPU is running at the
subsystem clock
The CPU runs on an XT1 clock (fXT).
The CPU runs on an external subsystem
clock (f
EXS
).
System clock
Stop providing clocks to the CPU.
The master
system clock
f
IH
Disables operation.
f
X
f
EX
Subsystem
clock
f
XT
Continues running (cannot be stopped).
Cannot run.
f
EXS
Cannot run.
Continues running (cannot be stopped).
Low-speed
internal
oscillation
device clock
f
II
Bit0 (WDSTBYON) and bit4 (WDTON) via option bytes (000C0H) and subsystem clocks
Programmed for the WUTMMCK0 bit of the Mode Control Register (OSMC).
• WUTMMCK0=1: Oscillation
• WUTMMCK0=0 and WDTON=0: Stop
• WUTMMCK0=0, WDTON=1, and WDSTBYON=1: Oscillation
• WUTMMCK0=0, WDTON=1, and WDSTBYON=0: Stop
CPU
Stop running.
Code flash
RAM
Stop running (can run when DMA
is executed).
Port (latch)
Remain in the state before sleep mode.
DIV
When RTCLPC=0, it can run
(otherwise it is prohibited).
Time4
When RTCLPC=0, it can run
(otherwise it is prohibited).
Real-time clock (RTC).
Can run.
15-bit interval timer
Watchdog timer
Refer to "Chapter
Timer A
When RTCLPC=0, it can run
(otherwise it is prohibited).
Timer M
Timer B
Timer C
Clock output/buzzer output
A/D converter
Disables operation.
D/A converter
When RTCLPC=0, it can run
(otherwise it is prohibited).
Comparator
Can run.
Universal Serial
Communication Unit (SCI)
When RTCLPC=0, it can run
(otherwise it is prohibited).
Serial Interface (IICA).
Disables operation.
aFCAN
When RTCLPC=0, it can run
(otherwise it is prohibited).
Data Transfer Controller
(DMA).
When RTCLPC=0, it can run
(otherwise it is prohibited).
Linkage controller
Links between runnable function blocks.
Power-on reset function
Can run.
Voltage detection function
External interrupts
Key interrupt function
CRC
operations
function
High-speed
CRC
Disables operation.
Universal CRC
It can be run when DMA is performed in the operation of the RAM area.
RAM parity error detection
function
It can be run when the DMA is performed.
SFR protection function
Note Stop Running: Automatically stops running when you move to sleep mode.
Disable Run: Stops running before moving to sleep mode.
f
IH
: High Speed Internal Oscillator Clock
f
IL
: Low Speed Internal Oscillator Clock
f
X
:X1 Clock
f
EX
:External master system time
f
XT
: XT1 Clock
f
EXS
: External Subsystem