![Cmsemicon BAT32G1 9 Series Скачать руководство пользователя страница 255](http://html1.mh-extra.com/html/cmsemicon/bat32g1-9-series/bat32g1-9-series_user-manual_2627609255.webp)
BAT32G1x9 user manual | Chapter 7 Timer A
255 / 1149
Rev.1.02
7.5.8
Setup steps for deep sleep mode (event counter mode).
To make event counter mode run in deep sleep mode, you must follow the steps below to move to deep sleep
mode after providing the clock for Timer A
Setup steps
(1) Set the operating mode.
(2) Start count (TSTART=1, TCSTF=1). (3) Stop providing the clock for timer A.
To stop event counter mode in deep sleep mode, you must follow these steps to run stop processing.
(1) Provides a clock for timer A.
(2) Stop count (TSTART=0, TCSTF=0).
7.5.9
Functional limitations in deep sleep mode (event counter mode only).
To make event counter mode run in deep sleep mode, you cannot use the digital filter function.
7.5.10
Forced count stop via the TSTOP bit
The following SFR cannot be taken in memory after 1 count cycle of the counter's count after the TSTOP bit of
the TSTOP bit of the TAC0 register is forced to be stopped. TA0 registers, TACR0 registers, and TAMR0 registers
7.5.11
Digital filters
When using a digital filter, the timer operation cannot be started within 5 digital filter clock cycles after the
TIPF1 bit and the TIPP0 bit of the TAIOC register are set.
In addition, even if the TEDGSEL bit of the TAIOC register is changed in the state of using a digital filter, the
timer operation cannot be started within five digital filter clock cycles.
7.5.12
The case where fIL is selected as the count source
To select f
IL
as the counting source, the subsystem clock must be supplied with the mode control register
(OSMC) at WUTMMCK0 position "1". However, when selecting f
SUB
as the real-time clock or the counting source for
the 15-bit interval timer, f IL cannot be selected as the timer A The count source.