BAT32G1x9 user manual | Chapter 10 Timer M
420 / 1149
Rev.1.02
Figure 10
–
77: Detailed timing diagram of forced cut-off release (count source of timer M
= Fclk/2).
PWMOP operational
clock
TIMER M counter0
comparator0 output
HZIF0
HZOF0
valid timing signal
when TM0 counter at
0000H.
represents cut-off state (value fixed at H, L or Hi-Z
accordiing to register configuration)
TMIOB0 output
from PWMOP.
Note 1
TMIOB0 output
from Timer M.
Note 2
TMIOC0 output
from PWMOP.
Note 1
TMIOC0 output
from Timer M.
Note 2
TMIOD0 output
from PWMOP.
Note 1
TMIOD0 output
from Timer M.
Note 2
Note 1: The TMIO* (*=B~D)
output from P
WMOP
indicates the state of the pin that reuses the M function of the timer.
Note 2: TMIO* (*=B~D)
output from Timer
M
indicates the input signal state from the timer M output to PWMOP.