BAT32G1x9 user manual | Chapter 22 CAN control
880 / 1149
Rev.1.02
22.5.3
Register bit configuration
Table22-17. CAN Global Register Bit configuration
Offset address
Symbol
Bit 7/15
Bit 6/14
Bit 5/13
Bit 4/12
Bit 3/11
Bit 2/10
Bit 1/9
Bit 0/8
0x000H
CnGMCTRL(W)
0
0
0
0
0
0
0
ClearGOM
0x001H
0
0
0
0
0
0
SET EFSD SetGOM
0x000H
CnGMCTRL(R)
0
0
0
0
0
0
EFSD
Gather
0x001H
MBON
0
0
0
0
0
0
0
0x006H
CnGMABT(W)
0
0
0
0
0
0
0
ClearA
BTTRG
0x007H
0
0
0
0
0
0
SetA
BTCLR
SetAB
TTRG
0x006H
CnGMABT(R)
0
0
0
0
0
0
ABTCLR
ABTTRG
0x007H
0
0
0
0
0
0
0
0
0x008H
CnGMABTD
0
0
0
0
ABTD3
ABTD2
ABTD1
ABTD0
0x002H
CnGMCS
0
0
0
0
CCP3
CCP2
CCP1
CCP0
BAT32G139: n=0.1 BAT32G179: n=0.1.2
Note The actual register address calculation refers to the following formula:
Register Address =
Global Register Region Offset
(CH Dependent) + Offset Address Listed in the table
above
Remarks: (R) When read
(W) When writing