![Cmsemicon BAT32G1 9 Series Скачать руководство пользователя страница 346](http://html1.mh-extra.com/html/cmsemicon/bat32g1-9-series/bat32g1-9-series_user-manual_2627609346.webp)
BAT32G1x9 user manual | Chapter 10 Timer M
346 / 1149
Rev.1.02
• Status of timer M status register
i
(TMSRi).
—
0
—
0
UDF
0
OVF
0
IMFD
1
IMFC
0
IMFB
1
IMFA
1
must cclear request
bit
Because the status flag (IMFA) corresponding to the
interrupt enable bit is "1", it is necessary to write "0" to
IMFA and IMFB at the same time.
TMSRi
3.
This is
the edge of the
IOk1
bit and
IOk0
bit (k=C
or
D
) selected for
the TMIORC1
register
.
This includes cases where the
TMBFk1
bit
of the
TMMR
register is
"1"
(TMGRk1
is the buffer register).
4.
This is
the edge of the
IOj1
bit and
IOj0
bit (j=A
or
B
) selected for the
TMIORA1
register
.
5.
When using
DMA,
IMFA
bits,
IMFB
bits,
IMFC
bits, and
IMFD
bits
become after
DMA
transfers end “1”
。