![Cmsemicon BAT32G1 9 Series Скачать руководство пользователя страница 491](http://html1.mh-extra.com/html/cmsemicon/bat32g1-9-series/bat32g1-9-series_user-manual_2627609491.webp)
BAT32G1x9 user manual | Chapter 15 A/D converter
491 / 1149
Rev.1.02
Selection of A/D conversion time
(2/2).
(2) There is an
A/D
power supply settling wait time (hardware trigger wait mode
Note
1
).
The mode of the
A/D converter
Register 0 (ADM0).
The mode of the A/D
converter
Register 1 (ADM1).
mode
The
frequency
of the
conversion
clock
ADCLK
(f
AD
).
A/D power
supply
Wait
steadily
Time
The number of
conversion clocks
The A/D power
supply is stable
Wait time
+ Conversion time
FR2
FR1
FR0
ADMODE[1]
ADMOD[0]
0
0
0
0
0
High-
speed
transform
mode
f
CLK
/32
1us
45 ADCLK
(Number of sample
clocks: 13.5
ADCLKs).
1us +1440/f
CLK
0
0
1
f
CLK
/16
1us +720/f
CLK
0
1
0
f
CLK
/8
1us +360/f
CLK
0
1
1
f
CLK
/4
1us +180/f
CLK
1
0
0
f
CLK
/2
1us +90/f
CLK
1
0
1
f
CLK
/1
1us +45/f
CLK
0
0
0
1
1
Low
current
mode
f
CLK
/32
1us
54 ADCLK
(Number of sample
clocks: 1 3.5
ADCLKs).
1us +1728/f
CLK
0
0
1
f
CLK
/16
1us +864/f
CLK
0
1
0
f
CLK
/8
1us +432/f
CLK
0
1
1
f
CLK
/4
1us +216/f
CLK
1
0
0
f
CLK
/2
1us +108/f
CLK
1
0
1
f
CLK
/1
1us +54/f
CLK
Note1: In continuous transition mode, the A/D power supply stabilization wait time occurs only after the first hardware
trigger is detected.
Note:
1. To
rewrite fr2~FR0 bits and
ADMODE
[1:0]
bits into different data, it must be done in the conversion stop state
(ADCS=0).
2. The conversion time in the hardware trigger wait mode includes the
A/D
power supply stabilization wait time after
the hardware trigger is detected.
Note f
CLK
:
Cpu/peripheral hardware clock frequency