BAT32G1x9 user manual | Chapter 29 Reset function
1081 / 1149
Rev.1.02
29.1 Reset timing
When the RESETB pin is input low, a reset is generated. The reset state is then released if the RESETB
lead is entered high and the program begins with a high-speed internal oscillator clock after the reset process
is complete.
Figure 29-2 timing of the RESETB input
high speed internal
osc clock
high speed system
clock (select X1 osc
scenario)
CPU status
RESETB pin
internal reset signal
normal
operation
reset period
wait till osc precision stablized
start X1 oscilation via software configuration
normal operation
(high speed internal osc clock)
delay
reset processing time while
releasing external reset
Port in (except P130)
Hi-Z
Note3
Note2
Note1
Port in
(P130)
For resets caused by overflow of watchdog timers, assertion of system reset request bits, detection of RAM
parity errors, or detection of illegal memory access or vibration stopping detection, the reset state is
automatically released, and the program is executed with a high-speed internal oscillator clock after the reset
process is completed.