![Cmsemicon BAT32G1 9 Series Скачать руководство пользователя страница 859](http://html1.mh-extra.com/html/cmsemicon/bat32g1-9-series/bat32g1-9-series_user-manual_2627609859.webp)
BAT32G1x9 user manual | Chapter 22 CAN control
859 / 1149
Rev.1.02
(12) Synchronize data bits
- The receive node establishes synchronization by changing the level on the bus because it has no asynchronous
signal
- The transport node transmits data synchronously at the bit time of the transport node
(a) Hardware synchronization
This synchronization is established when the receiving node detects the start of a frame in the
inter-frame space
-
When a falling edge is detected on the bus, TQ represents a synchronous segment, and the
next segment is a propagation segment. In this case, synchronization is established regardless
of the SJW
Figure 22-20. Hard synchronization when the dominant bit is recognized during bus idle
Frame interval
frame start
sync field
broadcast
field
phase field1
bit timing
sequence
CAN bus
phase field2