BAT32G1x9 user manual | Chapter 10 Timer M
333 / 1149
Rev.1.02
Figure 10-19 Format of timer M control register 0 (TMCR0) [PWM3 mode].
Address: 0x40042A70
after reset:
00H R/W
symbol
TMCR0
CCLR2
CCLR1
CCLR0
Clear selection for the TM0 counter
"001B" must be set (clear the TM0 register when matching the TMGRA0 register).
CKEG1
CKEG0
Selection of external clock edges
Not valid in PWM3
mode.
TCK2
TCK1
TCK0
Count the selection of sources
0
0
0
f
CLK
0
0
1
f
CLK
/2
0
1
0
f
CLK
/4
0
1
1
f
CLK
/8
1
0
0
f
CLK
/32
Other than the above
Prohibit settings.
7
6
5
4
3
2 1
0
CCLR2
CcLR1
CCLR0
CKEG1
CKEG0
TCK2
TCK1
TCK0