BAT32G1x9 user manual | Chapter 10 Timer M
340 / 1149
Rev.1.02
• Status of timer M status register
i
(TMSRi).
—
0
—
0
UDF
0
OVF
0
IMFD
1
IMFC
0
IMFB
1
IMFA
1
must cclear
request bit
must write 0 to IMFB since the corresponding
status flag (OVF, IMFA) of enabled interrupt are
"0".
TMSRi
3.
This is
the edge of the
IOk1
bit and
IOk0
bit (k=C
or
D
) selected for the
TMIORC0
register
.
Includes the case where the
TMBFk0
bit
of the
TMMR
register is
"1"
(TMGRk0
is the buffer register).
4.
This is
the edge of the
IOj1
bit and
IOj0
bit (j=A
or
B
) selected for the
TMIORA0
register
.
5.
When using
DMA,
IMFA
bits,
IMFB
bits,
IMFC
bits, and
IMFD
bits
become after
DMA
transfers end “1”
。