BAT32G1x9 user manual | Chapter 24 Enhanced DMA
1021 / 1149
Rev.1.02
24.3.7
DMA transmit count register j (DMACTj) (j=0~39).
This register sets the number of data transfers for the DMA. 1 is minus each time DMA transfer is initiated.
Figure 24-8
DMA Transfer Times Register j (DMACTj).
Symbol
:
15
14
13
12
11
10
9
8
DMACTj
DMACTj15
DMACTj14
DMACTj13
DMACTj12
DMACTj11 DMACTj10
DMACTj9
DMACTj8
7
6
5
4
3
2
1
0
DMACTj7
DMACTj6
DMACTj5
DMACTj4
DMACTj3
DMACTj2
DMACTj1
DMACTj0
Address: Refer to
".
After reset: indefinite value
R/W
DMACTj
Number of transfers
00H
Prohibit settings
01H
1 time
02H
2 times
03H
3 times
•
•
•
•
•
•
FDH
253 times
FEH
254 times
FFH
255 times
•
•
•
•
•
•
FFFFH
65535 times
Note 1
Access to the
DMACTj
register
cannot be made
via
DMA
transfer
.