BAT32G1x9 user manual | Chapter 26 Interrupt function
1058 / 1149
Rev.1.02
26.3.2
Interrupt Mask Flag Register (MK00~MK31)
The interrupt masking flag setting enable or disables the corresponding maskable interrupt processing.
Set the MK00L~MK31L register via the 8-bit memory operation instruction, the MK00H~MK31H register,
or the MK00~MK31 register through the 32-bit memory operation instruction.
After a reset signal is generated, the values of these registers become "FFFF_FFFF".
Figure 26-3 Format of the interrupt request masking register (MKm) (m=0~31).
Address:MK00:40006100H,MK01:40006104H,MK02:40006108H,MK03:4000610CH
MK04:40006110H,MK05:40006114H,MK06:40006118H,MK07:4000611CH
MK08:40006120H,MK09:40006124H,MK10:40006128H,MK11:4000612CH
MK12:40006130H,MK13:40006134H,MK14:40006138H,MK15:4000613CH
MK16:40006140H,MK17:40006144H,MK18:40006148H,MK19:4000614CH
MK20:40006150H,MK21:40006154H,MK22:40006158H,MK23:4000615CH
MK24:40006160H,MK25:40006164H,MK26:40006168H,MK27:4000616CH
MK28:40006170H,MK29:40006174H,MK30:40006178H,MK31:4000617CH
Reset value: FFFF_FFFFHR/W
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
MKmT
Reserved
MKT
15
14
13
12
11
10
9
8
MKmH
Reserved
MKH
7
6
5
4
3
2
1
0
MKmL
Reserved
MKL
MKmL
Interrupt handling control for interrupt
sources numbered 0 to
31 Note 1
0
Interrupt handling is allowed.
1
Disable interrupt processing.
MKmH
Interrupt Handling Control for Interrupt
Sources Numbers 32 to 63
Note 2
0
Interrupt handling is allowed.
1
Disable interrupt processing.
MKmT
Interrupt Handling Control for Interrupt
Sources Numbers 64 to 95
Note 2
0
Interrupt handling is allowed.
1
Disable interrupt processing.
Note: 1. The correspondence between the interrupt source and the interrupt request mask register is
shown Table 26-2
2. Interrupt request mask register with CPU. The correspondence of the
shown in Figure
26-4