BAT32G1x9 user manual | Chapter 15 A/D converter
490 / 1149
Rev.1.02
Table15-3 Selection of A/D conversion times (1/2).
(1) No
A/D
power settling wait time (software trigger mode/hardware trigger no wait mode
).
The mode of the
A/D converter
Register 0 (ADM0).
The mode of the A/D
converter
Register 1 (ADM1).
mode
Converts the
frequency of
the clock
ADCLK
(fAD)
1 conversion time for 2-bit resolution
FR2
FR1
FR0
ADMODE[1]
ADMOD[0]
The number of
conversion clocks
Conversion time
0
0
0
0
0
High-
speed
transform
mode
f
CLK
/32
45 ADCLK
(Number of sample
clocks: 13.5
ADCLKs).
1440/f
CLK
0
0
1
f
CLK
/16
720/f
CLK
0
1
0
f
CLK
/8
360/f
CLK
0
1
1
f
CLK
/4
180/f
CLK
1
0
0
f
CLK
/2
90/f
CLK
1
0
1
f
CLK
/1
45/f
CLK
0
0
0
1
1
Low
current
mode
f
CLK
/32
54 ADCLK
(Number of sample
clocks: 1 3.5
ADCLKs).
1728/f
CLK
0
0
1
f
CLK
/16
864/f
CLK
0
1
0
f
CLK
/8
432/f
CLK
0
1
1
f
CLK
/4
216/f
CLK
1
0
0
f
CLK
/2
108/f
CLK
1
0
1
f
CLK
/1
54/f
CLK
Note 1
When you want to rewrite the FR2~FR0
bits and
the ADMODE
[1:0]
bits
to different data, you must be in
the transition stop state (ADCS=0
) under .
Note
f
CLK
:
Cpu/peripheral hardware clock frequency