BAT32G1x9User Manual | Chapter 28 Standby function
1071 / 1149
Rev.1.02
Table 28-1 Operating status in sleep mode (1/2).
The setting of the
sleep mode
project
A case in which wFI instructions are executed while the CPU is running
on the main system clock
The CPU clocks at high
speed internal oscillator
(fIH) runs
The CPU runs on an X1
clock (fX).
The CPU takes the external
master system clock
(fEX) run
System clock
Stop providing clocks to the CPU.
The master
system clock
fIH
Continues running (cannot be
stopped).
Disables operation.
fX
Disables operation.
Continues running (cannot be
stopped).
Cannot run.
fEX
Cannot run.
Continues running (cannot be
stopped).
Subsystem
clock
fXT
Remain in the state before sleep mode.
fEXS
Low-speed
internal
oscillation
device clock
fII
Bit0 (WDSTBYON) and bit4 (WDTON) via option bytes (000C0H) and subsystem clocks
Programmed for the WUTMMCK0 bit of the Mode Control Register (OSMC).
WUTMMCK0=1: Oscillation
WUTMMCK0=0 and WDTON=0: Stop
WUTMMCK0=0, WDTON=1, and WDSTBYON=1:
Oscillation WUTMMCK0=0, WDTON=1, and
WDSTBYON=0: Stop
CPU
Stop running.
Code flash
RAM
Stop running (can run when DMA is executed).
Port (latch)
Remain in the state before sleep mode.
DIV
Can run.
Timer4
Real-time clock (RTC).
1 5-bit interval timer
Watchdog timer
Refer to "Chapter 14 Watchdog Timer".
Timer A
Can run.
Timer M
Timer B
Timer C
Clock output/buzzer output
A/D converter
D/A converter
Comparator
Universal Serial
Communication Unit (SCI).
Serial Interface (IICA).
aFCAN
Data Transfer Controller
(DMA).
Linkage controller
Links between runnable function blocks.
Power-on reset function
Can run.
Voltage detection function
External interrupts
Key interrupt function
CRC
operations
High-speed
CRC