BAT32G1x9 user manual | Chapter 10 Timer M
328 / 1149
Rev.1.02
Fig. 10-14
Timer M digital filter function selection register i (TMDFi) (i=0, 1)
format [PWM function, reset synchronization PWM mode, complementary
PWM mode, and PWM3 mode].
Address: 0x40042A6A
(TMDF0),
0x40042A6B
(TMDF1) after reset:
00H R/W
symbol
TMDFi
DFCK1
DFCK0
Control of pulse forced cutoff at the TMIOA pin
0
0
Mandatory cut-off is prohibited.
0
1
High impedance output
1
0
"L" level output
1
1
"H" level output
If the corresponding pin is not used as the output port for timer M in these modes, it must be set to "00B"
(forced cutoff is prohibited). Also,
these bits must be set during the stop count process.
PENB1
PENB0
Control of pulse forced cutoff at the TMIOB pin
0
0
Mandatory cut-off is prohibited.
0
1
High impedance output
1
0
"L" level output
1
1
"H" level output
If the corresponding pin is not used as the output port for timer M in these modes, it must be set to "00B"
(forced cutoff is prohibited). Also,
these bits must be set during the stop count process.
DFD
DFC
Control of pulse forced cutoff at the TMIOC pin
0
0
Mandatory cut-off is prohibited.
0
1
High impedance output
1
0
"L" level output
1
1
"H" level output
If the corresponding pin is not used as the output port for timer M in these modes, it must be set to "00B"
(forced cutoff is prohibited). Also,
these bits must be set during the stop count process.
DFB
DFA
Control of pulse force cutoff at the TMIOD pin
0
0
Mandatory cut-off is prohibited.
0
1
High impedance output
1
0
"L" level output
1
1
"H" level output
If the corresponding pin is not used as the output port for timer M in these modes, it must be set to "00B"
(forced cutoff is prohibited). Also,
these bits must be set during the stop count process.
7
6
5
4
3
2 1
0
DFCK1
DFCK0
PENB1
PENB0
DFD
DFC
DFB
DFA