![Cmsemicon BAT32G1 9 Series Скачать руководство пользователя страница 347](http://html1.mh-extra.com/html/cmsemicon/bat32g1-9-series/bat32g1-9-series_user-manual_2627609347.webp)
BAT32G1x9 user manual | Chapter 10 Timer M
347 / 1149
Rev.1.02
Figure 10-27 Format of timer M status register 1 (TMSR1) [functions other than input capture].
Address: 0x40042A83
reset:
00H R/W
symbol
TMSR1
UDF
Underflow flag
Case of
complementary PWM
mode
[condition for
"0"].
Read "0"
note
1
.
[condition for
"1"].
It is not valid in non-complementary PWM mode
when
TM1
underflow occurs.
OVF
Overflow flag
note
2
[condition for
"0"].
Read "0"
note
1
.
[condition for
"1"].
When an overflow occurs in
TM1
IMFD
Enter capture/compare match flag
D
Note
4
[condition for
"0"].
Read "0"
note
1
.
[condition for
"1"].
Note
3
when the values of TM1 and TMGRD1
are the same
IMFC
Enter the capture/compare match flag
C
Note
4
[condition for
"0"].
Read "0"
note
1
.
[condition for
"1"].
Note
3
when the values of TM1 and TMGRC1 are the same
IMFB
Enter the capture/compare match flag
B
Note
4
[condition for
"0"].
Read "0"
note
1
.
[condition for
"1"].
When the values of TM1
and
TMGRB1
are the same
IMFA
Enter capture/compare match flag
A
note
4
[condition for
"0"].
Read "0"
note
1
.
[condition for
"1"].
When the values of TM1
and
TMGRA1
are the same
7
6
5
4
3
2 1
0
0
0
UDF
OVF
IMFD
IMFC
IMFB
IMFA